Quasi Delay Insensitive

Results: 17



#Item
1

ROMantic: Generation and Optimization of Quasi Delay-Insensitive Read-Only Memories Mika Nystr¨om, Elaine Ou, Alain J. Martin Department of Computer Science California Institute of Technology Pasadena CA 91125, USA

Add to Reading List

Source URL: elaineou.appspot.com

Language: English
    2

    Timing Driven Placement for Quasi Delay-Insensitive Circuits Robert Karmazin, Stephen Longfield Jr., Carlos Tadeo Ortega Otero, Rajit Manohar Computer Systems Laboratory, Cornell University Ithaca, New York 14853, U.S.A.

    Add to Reading List

    Source URL: vlsi.cornell.edu

    Language: English - Date: 2015-05-21 11:38:39
      3Electrical circuits / Electronics / Quasi Delay Insensitive / Synchronization / Delay insensitive circuit / Flip-flop / Clock signal / Futures and promises / Combinational logic / Electronic engineering / Digital electronics / Electrical engineering

      TITAC–2: A 32-bit Scalable-Delay-Insensitive Microprocessor Takashi Nanya1) 2) Akihiro Takamura2), Masashi Kuwako1), Masashi Imai1) Taro Fujii2), Motokazu Ozawa2), Izumi Fukasaku2), Yoichiro Ueno2)

      Add to Reading List

      Source URL: www.hotchips.org

      Language: English - Date: 2013-07-27 22:48:03
      4Computer hardware / Central processing unit / Telecommunications engineering / Quasi Delay Insensitive / Microprocessors / Asynchronous circuit / CPU design / Datapath / Reduced instruction set computing / Electronic engineering / Electrical circuits / Electrical engineering

      25 YEARS AGO: THE FIRST ASYNCHRONOUS MICROPROCESSOR Alain J. Martin Department of Computer Science California Institute of Technology Pasadena, CA 91125, USA

      Add to Reading List

      Source URL: authors.library.caltech.edu

      Language: English - Date: 2014-02-06 14:24:49
      5Electrical engineering / Telecommunications engineering / Communication / Network performance / Data transmission / Quasi Delay Insensitive / Delay insensitive circuit / Asynchronous circuit / Asynchronous system / Electronic engineering / Electrical circuits / Synchronization

      INVITED PAPER Asynchronous Techniques for System-on-Chip Design Digital circuit designs that are not sensitive to delay promise to allow operation

      Add to Reading List

      Source URL: www.async.caltech.edu

      Language: English - Date: 2006-12-08 14:20:39
      6Electrical circuits / Digital electronics / Integrated circuits / Logic gates / Logic families / Quasi Delay Insensitive / CMOS / Asynchronous circuit / Transistor / Electronic engineering / Electrical engineering / Electronics

      Asynchronous Nano-electronics: Preliminary Investigation Alain J. Martin & Piyush Prakash Department of Computer Science California Institute of Technology Pasadena, CA 91125, USA

      Add to Reading List

      Source URL: www.async.caltech.edu

      Language: English - Date: 2008-04-28 21:17:16
      7Field-programmable gate array / Electronic design automation / Fabless semiconductor companies / Soft error / Quasi Delay Insensitive / Asynchronous circuit / Programmable logic device / Actel / Application-specific integrated circuit / Electronic engineering / Electrical circuits / Digital electronics

      Soft-error Mitigation for Asynchronous FPGAs Wonjin Jang, Alain J. Martin Computer Science Department California Institute of Technology Pasadena, CA[removed]Abstract— This paper addresses the issue of soft errors in

      Add to Reading List

      Source URL: www.async.caltech.edu

      Language: English - Date: 2006-12-08 14:20:39
      8Computer hardware / Central processing unit / Telecommunications engineering / Quasi Delay Insensitive / Microprocessors / Asynchronous circuit / CPU design / Datapath / Reduced instruction set computing / Electronic engineering / Electrical circuits / Electrical engineering

      25 YEARS AGO: THE FIRST ASYNCHRONOUS MICROPROCESSOR Alain J. Martin Department of Computer Science California Institute of Technology Pasadena, CA 91125, USA

      Add to Reading List

      Source URL: www.async.caltech.edu

      Language: English - Date: 2014-01-28 17:16:01
      9Digital electronics / Variables / Algebraic logic / Quasi Delay Insensitive / Soft error / Final / Circuit / Hazard / Boolean algebra / Computing / Mathematics / Software engineering

      Soft-error Robustness in QDI Circuits Wonjin Jang, Alain J. Martin Computer Science Department California Institute of Technology Pasadena, CA[removed]Abstract

      Add to Reading List

      Source URL: www.async.caltech.edu

      Language: English - Date: 2006-12-08 14:20:39
      10Electrical circuits / Instruction set architectures / MIPS architecture / Asynchronous circuit / R4000 / Quasi Delay Insensitive / R4600 / Alpha 21064 / Central processing unit / Computer architecture / Electronic engineering / Computer hardware

      1 Three Generations of Asynchronous Microprocessors Alain J. Martin, Mika Nystr¨om, Catherine G. Wong Department of Computer Science

      Add to Reading List

      Source URL: www.async.caltech.edu

      Language: English - Date: 2003-08-13 19:45:22
      UPDATE