<--- Back to Details
First PageDocument Content
Central processing unit / Classes of computers / Computer memory / Parallel computing / CPU cache / Superscalar / Cache / Reduced instruction set computing / Instruction-level parallelism / Computer hardware / Computer architecture / Computing
Date: 2010-05-17 01:41:51
Central processing unit
Classes of computers
Computer memory
Parallel computing
CPU cache
Superscalar
Cache
Reduced instruction set computing
Instruction-level parallelism
Computer hardware
Computer architecture
Computing

SIMULATING SOME ADVANCED PROCESSING TECHNIQUES INTO A SUPERSCALAR ARCHITECTURE

Add to Reading List

Source URL: webspace.ulbsibiu.ro

Download Document from Source Website

File Size: 47,85 KB

Share Document on Facebook

Similar Documents

Sorting algorithms / Order theory / Mathematics / Computing / Bucket sort / Radix sort / Merge sort / Partition / Merge algorithm / Sorting

Millisort: An Experiment in Granular Computing Seo Jin Park with Yilong Li, Collin Lee and John Ousterhout Massively Parallel Granular Computing

DocID: 1xUyt - View Document

Computing / Computer architecture / Concurrency control / Computer engineering / Memory barrier / Linearizability / Memory model / Thread / Parallel computing / Fetch-and-add / Lock / Instruction set architecture

arXiv:1803.04432v1 [cs.DC] 12 MarMemory Models for C/C++ Programmers Manuel P¨oter Jesper Larsson Tr¨aff Research Group Parallel Computing

DocID: 1xTxL - View Document

FEIIC International Journal of Engineering and Technology, Vol. 13, No.2, 2016, ppSURVEY ANALYSIS ON THE EMBEDDED TCPP CURRICULUM IN PARALLEL AND DISTRIBUTED COMPUTING COURSE

DocID: 1vq34 - View Document

Parallel Computing with IPython: an application to air pollution modeling

DocID: 1vlLp - View Document

Multi-EM Multi-Method Inversion to Determine the Electrical Conductivity Distribution of the Subsurface Using Parallel Computing Architectures Multi-EM

DocID: 1uVPD - View Document