<--- Back to Details
First PageDocument Content
Parallel computing / Central processing unit / Microprocessors / Instruction set architectures / Classes of computers / Bit-level parallelism / Reduced instruction set computing / Instruction-level parallelism / 64-bit computing / Instruction set / Very long instruction word / Microarchitecture
Date: 2015-03-03 11:01:50
Parallel computing
Central processing unit
Microprocessors
Instruction set architectures
Classes of computers
Bit-level parallelism
Reduced instruction set computing
Instruction-level parallelism
64-bit computing
Instruction set
Very long instruction word
Microarchitecture

Advanced Parallel Architecture Lesson 2 Annalisa Massini Introduction

Add to Reading List

Source URL: twiki.di.uniroma1.it

Download Document from Source Website

File Size: 622,62 KB

Share Document on Facebook

Similar Documents

Computer architecture / Computing / Computer hardware / Central processing unit / Classes of computers / Instruction set architectures / Microprocessors / Instruction pipelining / Reduced instruction set computing / Program counter / Instruction set / Processor design

Term-Level Verification of a Pipelined CISC Microprocessor Randal E. Bryant December, 2005 CMU-CS

DocID: 1qPPo - View Document

Computer architecture / Religion / Instruction set architectures / Computing / Classes of computers / Reduced instruction set computing / Raj Jain / RISC-V / Jain / St. Louis

Ratio Games Raj Jain Washington University in Saint Louis Saint Louis, MOThese slides are available on-line at:

DocID: 1qPOr - View Document

Computing / Computer architecture / Computer engineering / Embedded microprocessors / Instruction set architectures / EnSilica / ESi-RISC / Central processing unit / JTAG / ARC / 16-bit / Reduced instruction set computing

eSi-1600 – 16-bit, low-cost & low-power CPU EnSilica’s eSi-1600 CPU IP core is an extremely small, low-cost and low-power processor ideal for integration into ASIC and/or FPGA designs. It offers similar performance t

DocID: 1qANV - View Document

Computer architecture / Instruction set architectures / Computing / Reduced instruction set computing / RISC-V / Cryptography / Cryptographic primitive / Instruction set / Institute for Applied Information Processing and Communications

Efficient Cryptography on RISC-V Advisor(s): Thomas Unterluggauer Institute for Applied Information Processing and Communications (IAIK) Graz University of Technology, Austria Motivation

DocID: 1qz0g - View Document

Computer architecture / Instruction set architectures / Computing / Computer engineering / Central processing unit / Instruction set / Reduced instruction set computing / Program counter / MIPI Debug Architecture / ARM architecture

RI5CY: User Manual May 2016 Revision 0.9 Andreas Traber () Michael Gautschi ()

DocID: 1qv0y - View Document