<--- Back to Details
First PageDocument Content
Digital electronics / Electrical circuits / Electronic design / And-inverter graph / Field-programmable gate array / Static timing analysis / Logic synthesis / Propagation delay / Retiming / Electronic engineering / Electronic design automation / Formal methods
Date: 2008-04-27 18:18:38
Digital electronics
Electrical circuits
Electronic design
And-inverter graph
Field-programmable gate array
Static timing analysis
Logic synthesis
Propagation delay
Retiming
Electronic engineering
Electronic design automation
Formal methods

Microsoft Word - speedup10.doc

Add to Reading List

Source URL: www.bvsrc.org

Download Document from Source Website

File Size: 158,28 KB

Share Document on Facebook

Similar Documents

Electronic engineering / Computing / Engineering / Electronic design automation / Microprocessors / Central processing unit / Digital electronics / Electronic design / Adder / Propagation delay / Standard cell / Static timing analysis

Proc. Asia South Pacific Design Automation Conf. (ASP-DAC), Shanghai, China, vol. 1, Jan. 2005, pp. I/2-I/7. Opportunities and Challenges for Better Than Worst-Case Design Todd Austin, Valeria Bertacco, David Blaauw, an

DocID: 1rqwy - View Document

Computer architecture / Computing / Computer engineering / Central processing unit / Static timing analysis / Bubble / Parallel computing / Instruction set / Microarchitecture / Clock signal / Optimizing compiler / ARM architecture

IEEE TRANSACTIONS ON COMPUTERS, VOL. 63, NO. XX, Application-Adaptive Guardbanding to Mitigate Static and Dynamic Variability

DocID: 1qV9r - View Document

Computer programming / Software engineering / Worst-case execution time / Formal methods / Static timing analysis / Compiler optimization / Analysis / Assembly language / Infinite loop / Real-time computing / Programming language implementation / Computing

ParaScale: Exploiting Parametric Timing Analysis for Real-Time Schedulers and Dynamic Voltage Scaling ∗ 2 Sibin Mohan1, Frank Mueller1 , William Hawkins2 , Michael Root3 , Christopher Healy3 and David Whalley4

DocID: 1fIXS - View Document

Xilinx ISE / Formal methods / Field-programmable gate array / Hardware description languages / Xilinx / Timing closure / Static timing analysis / Application-specific integrated circuit / Design closure / Electronic engineering / Electronic design automation / Electronics

Vivado Design Suite Advanced XDC and Static Timing Analysis for ISE Software Users FPGA 2 VIVA11000-ILT (v1.0)

DocID: 1fE9q - View Document

Vivado Design Suite Static Timing Analysis and Xilinx Design Constraints FPGA 3 FPGA-VSTAXDC-ILT (v1.0)

DocID: 1eT6Z - View Document