<--- Back to Details
First PageDocument Content
Cell / Open MPI / MPICH / Multi-core processor / Opteron / Computer cluster / Xeon / AMD 10h / Message Passing Interface / Computing / Parallel computing / Computer architecture
Date: 2007-03-20 14:07:14
Cell
Open MPI
MPICH
Multi-core processor
Opteron
Computer cluster
Xeon
AMD 10h
Message Passing Interface
Computing
Parallel computing
Computer architecture

Microsoft Word - spaa146ba_thondapu.doc

Add to Reading List

Source URL: www.cs.fsu.edu

Download Document from Source Website

File Size: 168,68 KB

Share Document on Facebook

Similar Documents

Power-aware Computing: Measurement, Control, and Performance Analysis for Intel Xeon Phi Azzam Haidar∗ , Heike Jagode∗ , Asim YarKhan∗ , Phil Vaccaro∗ , Stanimire Tomov∗ , Jack Dongarra∗†‡ {haidar|jagode|

DocID: 1vr39 - View Document

Performance and Tuning Considerations for SAS on the Intel Xeon E5 v4 Series Processors and the Vexata VX-100F Storage System

DocID: 1v2yr - View Document

iWARP Support in Scalable Xeon Platform

DocID: 1v0fP - View Document

Cotización PLAN XEON E3-2 PERIODO Valor Neto Mensual IVA (19%)

DocID: 1uVmN - View Document

AMBER: The How, What and Why on an Intel® Xeon Phi™ Perri Needham & Ross Walker (SDSC / UCSD)

DocID: 1uONM - View Document