<--- Back to Details
First PageDocument Content
Central processing unit / Instruction set architectures / VIA Nano / X86 / Pentium Pro / Centaur Technology / CPU cache / Microcode / Superscalar / Computer architecture / Computer hardware / Computing
Date: 2009-09-09 16:18:50
Central processing unit
Instruction set architectures
VIA Nano
X86
Pentium Pro
Centaur Technology
CPU cache
Microcode
Superscalar
Computer architecture
Computer hardware
Computing

Microsoft Word - cn_architecture_brief.doc

Add to Reading List

Source URL: www.centtech.com

Download Document from Source Website

File Size: 120,50 KB

Share Document on Facebook

Similar Documents

Leveraging Gate-Level Properties to Identify Hardware Timing Channels Jason Oberg∗ , Sarah Meiklejohn∗ , Timothy Sherwood† and Ryan Kastner∗ ∗ Computer Science and Engineering, University of California, San Di

DocID: 1xVVy - View Document

Information flow / Information theory / CPU cache / Flow / Timing attack / Mathematical model / Mathematics / Computing / Knowledge

A Practical Testing Framework for Isolating Hardware Timing Channels Jason Oberg∗ , Sarah Meiklejohn∗ , Timothy Sherwood† and Ryan Kastner∗ ∗ Computer Science and Engineering, University of California, San Die

DocID: 1xT4u - View Document

Summary of Changes Made Between MSA Software version 115 and versionUSB Interface The MSA hardware may now be interfaced to the computer by means of USB. Information on installing the necessary driver is po

DocID: 1vhVl - View Document

THE SYSTEM The 8510/a GRAPHICS COMPUTER SYSTEM consists of the Model 8510 DATA PROCESSOR, with FIS/EIS (Hardware floating point option) a 56K Byte memory/ video controller unit and the Model 8532 Keyboard/ Display. This

DocID: 1uReZ - View Document

Modulation – Demodulation Software Radio (MDSR) Software for the BiLiF computer interface Alex Schwarz VE7DXW Introduction: What a year it has been. Last September, we successfully demonstrated the BiLiF hardware at th

DocID: 1uObY - View Document