<--- Back to Details
First PageDocument Content
Mentor Graphics / Electronic design automation / Integrated circuit design / Hardware description language / Application-specific integrated circuit / Logic synthesis / Field-programmable gate array / Functional verification / CPU design / Electronic engineering / Electronic design / Integrated circuits
Date: 2012-05-30 19:19:02
Mentor Graphics
Electronic design automation
Integrated circuit design
Hardware description language
Application-specific integrated circuit
Logic synthesis
Field-programmable gate array
Functional verification
CPU design
Electronic engineering
Electronic design
Integrated circuits

Add to Reading List

Source URL: s3.mentor.com.s3.amazonaws.com

Download Document from Source Website

File Size: 3,04 MB

Share Document on Facebook

Similar Documents

Cache coherency / Computing / Computer hardware / Computer architecture / MESI protocol / Cache / Cache memory / CPU cache

Design of Parallel and High Performance Computing HS 2014 Torsten Hoefler, Markus P¨ uschel Department of Computer Science ETH Zurich

DocID: 1r67n - View Document

Cache coherency / Computing / Concurrent computing / Computer hardware / MESI protocol / CPU cache / MOESI protocol / Cache / Firefly / MSI protocol / Consistency model / Write buffer

Peer Quiz – Critical Thinking Design of Parallel and High-Performance Computing Fall 2015 Lecture: Cache Coherence & Memory Models

DocID: 1qRKA - View Document

Electronic design automation / Software engineering / Computing / Hardware verification languages / Hardware description languages / Verilog / Perl / Formal verification / Programming tool / Post-silicon validation / Computer / E

David Ljung Madison Stellar Programming, Algorithm Design, VLSI / CPU Verification Accomplishing the impossible, on a deadline Career Summary Accomplished problem solver who can create new solutions

DocID: 1qHCJ - View Document

Computing / Computer engineering / Cache / Computer hardware / Computer memory / Computer architecture / Central processing unit / CPU cache / Worst-case execution time / Draft:Cache memory / Cache algorithms

WCET Driven Design Space Exploration of an Object Cache Benedikt Huber, Wolfgang Puffitsch, Martin Schoeberl JTRES’10 Computer Architecture Design for

DocID: 1qksp - View Document

Computing / Concurrent computing / Computer architecture / Computer engineering / Computer memory / Cache coherency / Parallel computing / Cache / POWER8 / Random-access memory / Shared memory / CPU cache

Design of Parallel and High-Performance Computing Fall 2015 Lecture: Cache Coherence & Memory Models Motivational video: https://www.youtube.com/watch?v=zJybFF6PqEQ

DocID: 1qe8p - View Document