<--- Back to Details
First PageDocument Content
Computer hardware / Parallel computing / Classes of computers / Vector processor / Instruction set architectures / Instruction set / Superscalar / Processor register / AltiVec / Computer architecture / Computing / Central processing unit
Date: 2003-10-14 14:37:27
Computer hardware
Parallel computing
Classes of computers
Vector processor
Instruction set architectures
Instruction set
Superscalar
Processor register
AltiVec
Computer architecture
Computing
Central processing unit

Vector Processors Pratyusa Manadhata, Vyas Sekar {pratyus,vyass}@cs.cmu.edu

Add to Reading List

Source URL: www.cs.cmu.edu

Download Document from Source Website

File Size: 34,55 KB

Share Document on Facebook

Similar Documents

Computing / Algebra / Computer programming / Parallel computing / Multiplication / Concurrent programming languages / Numerical linear algebra / Cilk / Matrix / Array programming / OpenMP / Array data structure

Superscalar programming 101 _parts 1-5_

DocID: 1pZ0c - View Document

Classes of computers / Instruction set architectures / Microprocessors / Computer architecture / Parallel computing / EckertMauchly Award / John Mauchly / Complex instruction set computing / Association for Computing Machinery / Superscalar processor / Computer / X86

Contacts: Jim Ormond

DocID: 1pjsR - View Document

Central processing unit / Microcode / Advanced Micro Devices / X86-64 / Instruction set / Superscalar processor / Microprocessor / Microarchitecture / X86 / Micro-operation / Firmware / Intel Core

Security Analysis of x86 Processor Microcode Daming D. Chen Gail-Joon Ahn Arizona State University

DocID: 1p2Ol - View Document

Central processing unit / Stack machines / Microprocessors / Parallel computing / Transputer / Computer architecture / Processor register / CPU cache / IDL / Instruction set

T9000 - superscalar transputer Richard Forsyth Bob Krysiak Roger Shepherd INrvl0S Limited - SGS-Thomson Microelectronics

DocID: 1oNLi - View Document

Parallel computing / Guang Gao / Computer architecture / Software pipelining / Symposium on Parallelism in Algorithms and Architectures / Superscalar processor / Dataflow architecture / Instruction-level parallelism / Data-intensive computing / XPL / Rock / Josh Fisher

DOC Document

DocID: 1onmV - View Document