View Document Preview and Link
Document Date: 2009-02-20 21:09:13 Open Document File Size: 297,85 KB Share Result on Facebook
City Macungie / / Company IBM / LSI Logic / Synopsys / IEEE 754 Working Group / International Business Machines / RTL / Potential Speedup Using Decimal Floating-Point Hardware / / Currency pence / / / Facility Michael Schulte University of Wisconsin / Synopsys’s DesignWare IP library / DesignWare library / / IndustryTerm final product / financial and commercial applications / iterative algorithm / rounded intermediate product / mediate product / partial-products / software implementations / banking / final corrective partial product / extra hardware / fractional product / extra corrective partial product / intermediate product / partial products / decimal partial products / truncated intermediate product / / Organization University of Wisconsin / Decimal Arithmetic Unit / / Person Elisardo Antelo / Brian Hickmann / Paolo Montuschi / Decimal Arithmetic / Alvaro Vazquez / Max Num / Decimal Arithmetic Testcases / Andrew Krioukov / / / Position guard / CPA / g=guard / General / / Product DesignWare / FPgen tool / FPgen / / ProgrammingLanguage Verilog / FP / / ProvinceOrState Oregon / Pennsylvania / / PublishedMedium IEEE Transactions on Computers / / Technology Verilog / Three Rounding Algorithms / iterative algorithm / implemented using Verilog / / URL http / SocialTag